# Universal Input Switchmode Controller 

## FEATURES

- 10- to 450-V Input Range
- Current-Mode Control
- 125-mA Output Drive
- Internal Start-Up Circuit
- Internal Oscillator (1 MHz)
- SHUTDOWN and RESET


## DESCRIPTION

The Si9120 is a BiC/DMOS integrated circuit designed for use in low-power, high-efficiency off-line power supplies. High-voltage DMOS inputs allow the controller to work over a wide range of input voltages (10- to 450-VDC). Current-mode PWM control circuitry is implemented in CMOS to reduce quiescent current to less than 1.5 mA .
A CMOS output driver provides high-speed switching for MOSFET devices with gate charge, $\mathrm{Q}_{\mathrm{g}}$, up to 25 nC , enough
to supply 30 W of output power at 100 kHz . These devices, when combined with an output MOSFET and transformer, can be used to implement single-ended power converter topologies (i.e., flyback and forward).

The Si9120 is available in a 16-pin plastic DIP and SOIC packages, and is specified over the industrial, D suffix ( -40 to $85^{\circ} \mathrm{C}$ ) temperature range.

## FUNCTIONAL BLOCK DIAGRAM



Applications information may also be obtained via FaxBack, request document \#70580 and \#70578.

## Si9120

## Vishay Siliconix

## ABSOLUTE MAXIMUM RATINGS

| Voltages Referenced to - $\mathrm{V}_{\text {IN }}$ (Note: $\mathrm{V}_{\mathrm{CC}}$ |  |
| :---: | :---: |
|  |  |
| $+\mathrm{V}_{\text {IN }}$ | 450 V |
| Logic Inputs (RESET |  |
| Linear Input |  |
| (FEEDBACK, SENSE, BIAS, $\mathrm{V}_{\text {REF }}$ ) . . . . . . . . . . . . . . . . 0.3 V 施 7 V |  |
| HV Pre-Regulator Input Current (continuous) | $5 \mathrm{~mA}^{\text {a }}$ |
| Continuous Output Current (Source or Sink) | 125 mA |
| Storage Temperature | -65 to $150^{\circ} \mathrm{C}$ |
| Operating Temperature | -40 to $85^{\circ} \mathrm{C}$ |
| Junction Temperature ( $\mathrm{T}_{\mathrm{J}}$ ) | 150 |

## RECOMMENDED OPERATING RANGE

| Voltages Referenced to - $\mathrm{V}_{\text {IN }}$ |  |
| :---: | :---: |
| $\mathrm{V}_{\mathrm{Cc}}$. | .9.5 V to 13.5 V |
| $+\mathrm{V}_{\text {IN }}$ | . 10 V to 450 V |
| $\mathrm{f}_{\text {Osc }}$ | 40 kHz to 1 MHz |

Power Dissipation (Package) ${ }^{\text {b }}$
16-Pin Plastic DIP (J Suffix) ${ }^{\text {c }}$ ..... 750 mW
16-Pin SOIC (Y Suffix) ${ }^{\text {d }}$ ..... 900 mW
Thermal Impedance ( $\Theta_{\mathrm{JA}}$ )$167^{\circ} \mathrm{C} / \mathrm{W}$
16-Pin SOIC ..... $140^{\circ} \mathrm{C} / \mathrm{W}$
Notesa. Continuous current may be limited by the applications maximuminput voltage and the package power dissipation.
b. Device mounted with all leads soldered or welded to PC board.
c. Derate $6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.d. Derate $7.2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.
$\mathrm{R}_{\mathrm{OSC}}$ ..... $25 \mathrm{k} \Omega$ to $1 \mathrm{M} \Omega$
Linear Inputs ..... 0 to $\mathrm{V}_{\mathrm{CC}}-3 \mathrm{~V}$
Digital Inputs

$$
0 \text { to } V_{C C}
$$

## SPECIFICATIONS ${ }^{\text {a }}$

| Parameter | Symbol | Test Conditions Unless Specified$\begin{aligned} & \text { DISCHARGE }=-\mathrm{V}_{\text {IN }}=0 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{CC}}=10 \mathrm{~V}+\mathrm{V}_{\mathrm{IN}}=300 \mathrm{~V} \end{aligned}$$\mathrm{R}_{\mathrm{BIAS}}=390 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{OSC}}=330 \mathrm{k} \Omega$ | Temp ${ }^{\text {b }}$ | Limits D Suffix - 40 to $85^{\circ} \mathrm{C}$ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min ${ }^{\text {c }}$ | Typ ${ }^{\text {d }}$ | Max ${ }^{\text {c }}$ |  |
| Reference |  |  |  |  |  |  |  |
| Output Voltage | $\mathrm{V}_{\mathrm{R}}$ | $\begin{gathered} \hline \text { OSC IN }=-V_{I N} \text { (OSC Disabled) } \\ R_{L}=10 \mathrm{M} \Omega \end{gathered}$ | Room Full | $\begin{aligned} & 3.88 \\ & 3.82 \end{aligned}$ | 4.0 | $\begin{aligned} & 4.12 \\ & 4.14 \end{aligned}$ | V |
| Output Impedance ${ }^{\text {e }}$ | $\mathrm{Z}_{\text {OUT }}$ |  | Room | 15 | 30 | 45 | k $\Omega$ |
| Short Circuit Current | $\mathrm{I}_{\text {SREF }}$ | $\mathrm{V}_{\text {REF }}=-\mathrm{V}_{\text {IN }}$ | Room | 70 | 100 | 130 | $\mu \mathrm{A}$ |
| Temperature Stability ${ }^{\text {e }}$ | $\mathrm{T}_{\text {REF }}$ |  | Full |  | 0.5 | 1.0 | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
| Oscillator |  |  |  |  |  |  |  |
| Maximum Frequency ${ }^{\text {e }}$ | $\mathrm{f}_{\text {MAX }}$ | $\mathrm{R}_{\text {OSC }}=0$ | Room | 1 | 3 |  | MHz |
| Initial Accuracy | $\mathrm{f}_{\text {OSc }}$ | $\mathrm{C}_{\text {STRAY }} \operatorname{Pin} 9 \leq 5 \mathrm{pF}, \mathrm{R}_{\text {OSC }}=330 \mathrm{k} \Omega$ | Room | 80 | 100 | 120 | kHz |
|  |  | $\mathrm{C}_{\text {STRAY }}$ Pin $9 \leq 5 \mathrm{pF}, \mathrm{R}_{\text {OSC }}=150 \mathrm{k} \Omega$ | Room | 160 | 200 | 240 |  |
| Voltage Stability | $\Delta \mathrm{f} / \mathrm{f}$ | $\Delta f / f=f(13.5 \mathrm{~V})-\mathrm{f}(9.5 \mathrm{~V}) / \mathrm{f}(9.5 \mathrm{~V})$ | Room |  | 10 | 15 | \% |
| Temperature Coefficient ${ }^{\text {e }}$ | Tosc |  | Full |  | 200 | 500 | ppm/ ${ }^{\circ} \mathrm{C}$ |
| Error Amplifier |  |  |  |  |  |  |  |
| Feedback Input Voltage | $V_{\text {FB }}$ | FB Tied to COMP OSC IN = - V | Room | 3.92 |  | 4.08 | V |
| Input BIAS Current | $\mathrm{I}_{\text {FB }}$ | OSC IN = - $\mathrm{V}_{\mathrm{IN}}, \mathrm{V}_{\mathrm{FB}}=4 \mathrm{~V}$ | Room |  | 25 | 500 | nA |
| Input OFFSET Voltage | $\mathrm{V}_{\mathrm{OS}}$ | OSC IN $=-\mathrm{V}_{\text {IN }}$ | Room |  | $\pm 15$ | $\pm 40$ | mV |
| Open Loop Voltage Gain ${ }^{\text {e }}$ | $\mathrm{A}_{\mathrm{VOL}}$ | OSC IN $=-V_{\text {IN }}$ | Room | 60 | 80 |  | dB |
| Unity Gain Bandwidth ${ }^{\text {e }}$ | BW | OSC IN = - $\mathrm{V}_{\text {IN }}$ | Room | 1.0 | 1.5 |  | MHz |
| Dynamic Output Impedance ${ }^{\text {e }}$ | $\mathrm{Z}_{\text {OUT }}$ | Error Amp configured for 60 dB gain | Room |  | 1000 | 2000 | $\Omega$ |
| Output Current | Iout | Source $\mathrm{V}_{\text {FB }}=3.4 \mathrm{~V}$ | Room |  | -2.0 | -1.4 | mA |
|  |  | Sink $\mathrm{V}_{\mathrm{FB}}=4.5 \mathrm{~V}$ | Room | 0.12 | 0.15 |  |  |
| Power Supply Rejection | PSRR | $9.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 13.5 \mathrm{~V}$ | Room | 50 | 70 |  | dB |

## SPECIFICATIONS ${ }^{\text {a }}$



## Notes

a. Refer to PROCESS OPTION FLOWCHART for additional information.
b. Room $=25^{\circ} \mathrm{C}$, Cold and Hot $=$ as determined by the operating temperature suffix.
c. The algebraic convention whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet.
d. Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production testing.
e. Guaranteed by design, not subject to production test.
f. $250 \mathrm{~V} \leq+\mathrm{V}_{\text {IN }} \leq 380 \mathrm{~V}$ place a $10 \mathrm{k} \Omega, 1 / 4 \mathrm{~W}$ resistor in series with $+\mathrm{V}_{\mathrm{IN}}$ (Pin 1 ). $380 \mathrm{~V} \leq+\mathrm{V}_{\mathrm{IN}} \leq 450 \mathrm{~V}$ place a $15 \mathrm{k} \Omega, 1 / 4 \mathrm{~W}$ resistor in series with $+\mathrm{V}_{\text {IN }}($ Pin 1$)$. Connect a $0.01 \mu f \mathrm{~d}$ capacitor between $+\mathrm{V}_{\mathrm{IN}}(\operatorname{Pin} 1)$ and $-\mathrm{V}_{\mathrm{IN}}(\operatorname{Pin} 6)$.

## Vishay Siliconix

## TIMING WAVEFORMS



FIGURE 1.


FIGURE 2.


FIGURE 3.

## TYPICAL CHARACTERISTICS



FIGURE 4.

## PIN CONFIGURATIONS



## DETAILED DESCRIPTION

## Pre-Regulator/Start-Up Section

Due to the low quiescent current requirement of the Si9120 control circuitry, bias power can be supplied from the unregulated input power source, from an external regulated low-voltage supply, or from an auxiliary "bootstrap" winding on the output inductor or transformer.
When power is first applied during start-up, $+\mathrm{V}_{\mathrm{IN}}$ (pin 1) will draw a constant current. The magnitude of this current is determined by a high-voltage depletion MOSFET which is connected between $+\mathrm{V}_{\mathrm{IN}}$ and $\mathrm{V}_{\mathrm{CC}}$ (pin 7). This start-up circuitry provides initial power to the IC by charging an external bypass capacitance connected to the $\mathrm{V}_{\mathrm{CC}}$ pin. The constant current is disabled when $\mathrm{V}_{\mathrm{CC}}$ exceeds 8.6 V . If $\mathrm{V}_{\mathrm{CC}}$ is not forced to exceed the $8.6-\mathrm{V}$ threshold, then $\mathrm{V}_{\mathrm{CC}}$ will be regulated to a nominal value of 8.6 V by the pre-regulator circuit.

As the supply voltage rises toward the normal operating conditions, an internal undervoltage (UV) lockout circuit keeps the output driver disabled until $\mathrm{V}_{\mathrm{CC}}$ exceeds the undervoltage lockout threshold (typically 8.1 V ). This guarantees that the control logic will be functioning properly and that sufficient gate drive voltage is available before the MOSFET turns on. The design of the IC is such that the undervoltage lockout threshold will be at least 300 mV less than the pre-regulator turn-off voltage. Power dissipation can be minimized by providing an external power source to $\mathrm{V}_{\mathrm{CC}}$ such that the constant current source is always disabled.
Note: When driving large MOSFETs at high frequency without a bootstrap $\mathrm{V}_{\mathrm{CC}}$ supply, power dissipation in the pre-regulator may exceed the power rating of the IC package. For operation of $+\mathrm{V}_{\text {IN }}>250 \mathrm{~V}$ a $10 \mathrm{k} \Omega, 1 / 4 \mathrm{~W}$ resistor should be placed in series with $+\mathrm{V}_{\text {IN }}($ Pin 1$)$. For $+\mathrm{V}_{\text {IN }}>380 \mathrm{~V}$ a $15 \mathrm{k} \Omega$, $1 / 4 \mathrm{~W}$ resistor is recommended.


Order Number: Si9120DY
Note: Pins 2 and 3 are removed

## BIAS

To properly set the bias for the Si9120, a $390-\mathrm{k} \Omega$ resistor should be tied from BIAS (pin 16) to $-\mathrm{V}_{\mathbb{I N}}$ (pin 6). This determines the magnitude of bias current in all of the analog sections and the pull-up current for the SHUTDOWN and RESET pins. The current flowing in the bias resistor is nominally $15 \mu \mathrm{~A}$.

## Reference Section

The reference section of the Si9120 consists of a temperature compensated buried zener and trimmable divider network. The output of the reference section is connected internally to the non-inverting input of the error amplifier. Nominal reference output voltage is 4 V . The trimming procedure that is used on the Si9120 brings the output of the error amplifier (which is configured for unity gain during trimming) to within $\pm 2 \%$ of 4 V . This compensates for input offset voltage in the error amplifier.
The output impedance of the reference section has been purposely made high so that a low impedance external voltage source can be used to override the internal voltage source, if desired, without otherwise altering the performance of the device.

## Error Amplifier

Closed-loop regulation is provided by the error amplifier, which is intended for use with "around-the-amplifier" compensation. A MOS differential input stage provides for high input impedance. The noninverting input to the error amplifier ( $\mathrm{V}_{\mathrm{REF}}$ ) is internally connected to the output of the reference supply and should be bypassed with a small capacitor to ground.

## Vishay Siliconix

## Oscillator Section

The oscillator consists of a ring of CMOS inverters, capacitors, and a capacitor discharge switch. Frequency is set by an external resistor between the OSC IN and OSC OUT pins. (See Typical Characteristics for details of resistor value vs. frequency.) The DISCHARGE pin should be tied to $-V_{I N}$ for normal internal oscillator operation. A frequency divider in the logic section limits switch duty cycle to $\leq 50 \%$ by locking the switching frequency to one half of the oscillator frequency.

## SHUTDOWN and RESET

$\overline{\text { SHUTDOWN (pin 12) and RESET (pin 13) are intended for }}$ overriding the output MOSFET switch via external control logic. The two inputs are fed through a latch preceding the output switch. Depending on the logic state of RESET. SHUTDOWN can be either a latched or unlatched input. The output is off whenever SHUTDOWN is low. By simultaneously having SHUTDOWN and RESET low, the latch is set and $\overline{\text { SHUTDOWN }}$ has no effect until RESET goes high. See Table 1.
Both pins have internal current source pull-ups and should be left disconnected when not in use. An added feature of the current sources is the ability to connect a capacitor and an
open-collector driver to the SHUTDOWN or RESET pins to provide variable shutdown time.

TABLE 1. Truth Table for SHUTDOWN and RESET Pins

| SHUTDOWN | RESET | Output |
| :---: | :---: | :--- |
| H | H | Normal Operation |
| H | Z | Normal Operation (No Change) |
| L | H | Off (Not Latched) |
| L | L | Off (Latched) |
| $\boldsymbol{\pi}$ | L | Off (Latched, No Change) |

## Output Driver

The push-pull driver output has a typical on-resistance of $20-\Omega$ maximum switching times are specified at 75 ns for a $500-\mathrm{pF}$ load. This is sufficient to directly drive MOSFETs such as the IRF820, BUZ78 or BUZ80. Larger devices can be driven, but switching times will be longer, resulting in higher switching losses.
For applications information refer to AN707 (FaxBack \#70580) and AN708 (FaxBack \#70581).

